Информация за продукта
Преглед на продукта
The 74HC4024PW is a 7-stage Binary Ripple Counter with a clock input (CP\), an overriding asynchronous master reset input (MR) and seven fully buffered parallel outputs (Q0 to Q6). The counter advances on the high-to-low transition of CP\. A high on MR clears all counter stages and forces all outputs low, independent of the state of CP\. Each counter stage is a static toggle flip-flop. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
- Low-power dissipation
- CMOS Input levels
- Complies with JEDEC standard No. 7A
Приложения
Clock & Timing, Industrial, Consumer Electronics, Communications & Networking
Технически характеристики
74HC4024
90MHz
TSSOP
14Pins
6V
744024
125°C
Binary Ripple
127
TSSOP
2V
74HC
-40°C
-
Технически документи (1)
Законодателство и околна среда
Страна, в която е реализиран последният важен производствен процесСтрана на произход:Thailand
Страна, в която е реализиран последният важен производствен процес
RoHS
Сертификат за съответствие на продукта